# **Designing A SEPIC** Converter

National Semiconductor **Application Note 1484** Wei Gu June 2007



## Introduction

In a SEPIC (Single Ended Primary Inductance Converter) design, the output voltage can be higher or lower than the input voltage. The SEPIC converter shown in Figure 1 uses two inductors, L1 and L2. The two inductors can be wound on the same core since the same voltages are applied to them

throughout the switching cycle. Using a coupled inductor takes up less space on the PCB and tends to be lower cost than two separate inductors. The capacitor Cs isolates the input from the output and provides protection against a shorted load. Figures 2 and 3 show the SEPIC converter current flow and switching waveforms.



**FIGURE 1. SEPIC Topology** 



FIGURE 2. SEPIC Converter Current Flow Top: During Q1 On-Time, Bottom: During Q1 Off-Time



FIGURE 3. SEPIC Converter Switching Waveforms (V<sub>Q1</sub>: Q1 Drain to Source Voltage)

# **Duty Cycle Consideration**

For a SEPIC converter operating in a continuous conduction mode (CCM), the duty cycle is given by:

$$D = \frac{V_{OUT} + V_{D}}{V_{IN} + V_{OUT} + V_{D}}$$

 $\boldsymbol{V}_{D}$  is the forward voltage drop of the diode D1. The maximum duty cycle is:

$$D_{\text{max}} = \frac{V_{\text{OUT}} + V_{\text{D}}}{V_{\text{IN (min)}} + V_{\text{OUT}} + V_{\text{D}}}$$

## **Inductor Selection**

A good rule for determining the inductance is to allow the peak-to-peak ripple current to be approximately 40% of the maximum input current at the minimum input voltage. The ripple current flowing in equal value inductors L1 and L2 is given by:

$$\Delta I_{L} = I_{IN} \times 40\% = I_{OUT} \times \frac{V_{OUT}}{V_{IN \text{ (min)}}} \times 40\%$$

The inductor value is calculated by:

$$L1 = L2 = L = \frac{V_{IN (min)}}{\Delta I_L \times f_{sw}} \times D_{max}$$

 $f_{sw}$  is the switching frequency and  $D_{max}$  is the duty cycle at the minimum  $V_{in}$ . The peak current in the inductor, to ensure the inductor does not saturate, is given by:

$$I_{L1 \text{ (peak)}} = I_{OUT} x \frac{V_{OUT} + V_D}{V_{IN \text{ (min)}}} x \left(1 + \frac{40\%}{2}\right)$$

$$I_{L2 \text{ (peak)}} = I_{OUT} \times \left(1 + \frac{40\%}{2}\right)$$

If L1 and L2 are wound on the same core, the value of inductance in the equation above is replaced by 2L due to mutual inductance. The inductor value is calculated by:

L1' = L2' = 
$$\frac{L}{2} = \frac{V_{IN (min)}}{2 \times \Delta I_L \times f_{sw}} \times D_{max}$$

## **Power MOSFET Selection**

The parameters governing the selection of the MOSFET are the minimum threshold voltage  $V_{th(\text{min})},$  the on-resistance  $R_{DS}$   $_{(ON)},$  gate-drain charge  $Q_{GD},$  and the maximum drain to source voltage,  $V_{DS(\text{max})}.$  Logic level or sublogic-level threshold MOSFETs should be used based on the gate drive voltage.

The peak switch voltage is equal to Vin + Vout. The peak switch current is given by:

$$I_{Q1 \text{ (peak)}} = I_{L1 \text{ (peak)}} + I_{L2 \text{ (peak)}}$$

The RMS current through the switch is given by:

$$I_{Q1 \text{ (rms)}} = I_{OUT} \sqrt{\frac{(V_{OUT} + V_{IN \text{ (min)}}) \times V_{OUT}}{V_{IN \text{ (min)}}^2}}$$

The MOSFET power dissipation PQ1 is approximately:

$$P_{Q1} = I_{Q1 \text{ (rms)}}^{2} \times R_{DS \text{ (ON)}} \times D_{max} + (V_{IN \text{ (min)}})$$
$$+ V_{OUT}) \times I_{Q1 \text{ (peak)}} \times \frac{Q_{GD} \times f_{sw}}{I_{G}}$$

 $P_{Q1},$  the total power dissipation for MOSFETs includes conduction loss (as shown in the first term of the above equation) and switching loss as shown in the second term.  $I_{\rm G}$  is the gate drive current. The  $R_{\rm DS(ON)}$  value should be selected at maximum operating junction temperature and is typically given in the MOSFET datasheet. Ensure that the conduction losses plus the switching losses do not exceed the package ratings or exceed the overall thermal budget.

## **Output Diode Selection**

The output diode must be selected to handle the peak current and the reverse voltage. In a SEPIC, the diode peak current is the same as the switch peak current  $I_{Q1(peak)}$ . The minimum peak reverse voltage the diode must withstand is:

$$V_{RD1} = V_{IN (max)} + V_{OUT (max)}$$

Similar to the boost converter, the average diode current is equal to the output current. The power dissipation of the diode is equal to the output current multiplied by the forward voltage drop of the diode. Schottky diodes are recommended in order to minimize the efficiency loss.

# **SEPIC Coupling Capacitor Selection**

The selection of SEPIC capacitor, Cs, depends on the RMS current, which is given by:

$$I_{Cs (rms)} = I_{OUT} \times \sqrt{\frac{V_{OUT} + V_{D}}{V_{IN (min)}}}$$

The SEPIC capacitor must be rated for a large RMS current relative to the output power. This property makes the SEPIC much better suited to lower power applications where the RMS current through the capacitor is relatively small (relative to capacitor technology). The voltage rating of the SEPIC capacitor must be greater than the maximum input voltage. Tantalum and ceramic capacitors are the best choice for SMT, having high RMS current ratings relative to size. Elec-

trolytic capacitors work well for through-hole applications where the size is not limited and they can accommodate the required RMS current rating.

The peak-to-peak ripple voltage on Cs (assuming no ESR):

$$\Delta V_{Cs} = \frac{I_{OUT} \times D_{max}}{Cs \times f_{sw}}$$
 (1)

A capacitor that meets the RMS current requirement would mostly produce small ripple voltage on Cs. Hence, the peak voltage is typically close to the input voltage.

## **Output Capacitor Selection**

In a SEPIC converter, when the power switch Q1 is turned on, the inductor is charging and the output current is supplied by the output capacitor. As a result, the output capacitor sees large ripple currents. Thus the selected output capacitor must be capable of handling the maximum RMS current. The RMS current in the output capacitor is:

$$I_{Cout (rms)} = I_{OUT} \times \sqrt{\frac{V_{OUT} + V_{D}}{V_{IN (min)}}}$$
 (2)



FIGURE 4. Output Ripple Voltage

The ESR, ESL, and the bulk capacitance of the output capacitor directly control the output ripple. As shown in Figure 4, we assume half of the ripple is caused by the ESR and the other half is caused by the amount of capacitance. Hence,

$$\mathsf{ESR} \leq \frac{\mathsf{V}_{\mathsf{ripple}} \times 0.5}{\mathsf{I}_{\mathsf{L1}\;(\mathsf{peak})} + \mathsf{I}_{\mathsf{L2}\;(\mathsf{peak})}} \tag{3}$$

$$Cout \ge \frac{I_{OUT} \times D}{V_{ripple} \times 0.5 \times f_{sw}}$$
(4)

The output cap must meet the RMS current, ESR and capacitance requirements. In surface mount applications, tantalum, polymer electrolytic, and polymer tantalum, or multi-layer ceramic capacitors are recommended at the output.

# **Input Capacitor Selection**

3

Similar to a boost converter, the SEPIC has an inductor at the input. Hence, the input current waveform is continuous and triangular. The inductor ensures that the input capacitor sees fairly low ripple currents. The RMS current in the input capacitor is given by:

$$I_{Cin (rms)} = \frac{\Delta I_{L}}{\sqrt{12}}$$
 (5)

The input capacitor should be capable of handling the RMS current. Although the input capacitor is not so critical in a SEPIC application, a 10  $\mu$ F or higher value, good quality ca-

www.national.com

pacitor would prevent impedance interactions with the input supply.

## **SEPIC Converter Design Example**

Input voltage  $(V_{IN})$ : 3.0V-5.7V LM3478 controller is used in this example. Schematic is shown in Figure 5.

Output voltage ( $V_{OUT}$ ): 3.3V

Output current (I<sub>OUT</sub>): 2.5A

Switching frequency f<sub>sw</sub>: 330kHz

LM3478 controller is used in this example. Schematic is shown in Figure 5.



FIGURE 5. Schematic

#### Step 1: Duty cycle calculation

We assume that the  $V_D$  is 0.5V,

$$D_{\text{max}} = \frac{V_{\text{OUT}} + V_{\text{D}}}{V_{\text{IN (min)}} + V_{\text{OUT}} + V_{\text{D}}}$$
$$= \frac{3.3 + 0.5}{3.0 + 3.3 + 0.5} = 0.56$$
 (6)

$$D_{min} = \frac{V_{OUT} + V_{D}}{V_{IN (max)} + V_{OUT} + V_{D}}$$
$$= \frac{3.3 + 0.5}{5.7 + 3.3 + 0.5} = 0.40$$
 (7)

#### Step 2: Inductor selection

The input inductor L1 ripple current is:

$$\Delta I_{L} = I_{OUT} \times \frac{V_{OUT}}{V_{IN \text{ (min)}}} \times 40\%$$

$$= 2.5 \times \frac{3.3}{3.0} \times 0.4 = 1.1A$$
(8)

and the inductance for L1 and L2 is:

L1 = L2 = L = 
$$\frac{V_{IN \text{ (min)}}}{\Delta I_L \times f_{sw}} \times D_{max}$$
  
=  $\frac{3.0}{1.1 \times 330 k} \times 0.56 = 4.6 \ \mu\text{H}$  (9)

The closest standard value of an off-the-shelf inductor is 4.7  $\mu$ H. The peak input inductor current is:

$$I_{L1 \text{ (peak)}} = I_{OUT} \times \frac{V_{OUT} + V_{D}}{V_{IN \text{ (min)}}} \times \left(1 + \frac{40\%}{2}\right)$$
$$= 2.5 \times \frac{3.3 + 0.5}{3.0} \times 1.2 = 3.8A \tag{10}$$

The peak current for L2 is:

$$I_{L2 \text{ (peak)}} = I_{OUT} x \left( 1 + \frac{40\%}{2} \right) = 2.5 \times 1.2 = 3A$$
 (11)

#### Step 3: Power MOSFET selection

The MOSFET peak current is:

$$I_{Q1 \text{ (peak)}} = I_{L1 \text{ (peak)}} + I_{L2 \text{ (peak)}}$$
  
= 3.8 + 3 = 6.8A (12)

and the RMS current is:

$$I_{Q1(rms)} = I_{OUT} \sqrt{\frac{(V_{OUT} + V_{IN(min)}) \times V_{OUT}}{V_{IN(min)}^2}}$$

$$= 2.5 \times \sqrt{\frac{(3.3 + 3.0) \times 3.3}{3.0^2}} = 3.8A$$
(13)

The rated drain voltage for the MOSFET must be higher than  $V_{IN}+V_{OUT}$ . Si4442DY ( $R_{DS(ON)}=8m\Omega$  and  $Q_{GD}=10nC$ ) is selected in this design. The gate drive current  $I_G$  of the LM3478 is 0.3A. The estimated power loss is:

$$P_{Q1} = I_{Q1 \text{ (rms)}}^{2} \times R_{DS \text{ (ON)}} \times D_{max} + (V_{IN \text{ (min)}})$$

$$+ V_{OUT}) \times I_{Q1 \text{ (peak)}} \times \frac{Q_{GD} \times f_{sw}}{I_{G}}$$

$$= 3.8^{2} \times 8m \times 0.56 + (3 + 3.3) \times 6.8$$

$$\times \frac{10n \times 330k}{0.3} = 0.54W$$
(14)

#### Step 4: Output diode selection

The rated reverse voltage of the diode must be higher than  $V_{\text{IN}} + V_{\text{OUT}}$  and the average diode current is equal to the output current at full load.

#### Step 5: SEPIC coupling capacitor selection

The RMS current of the Cs is:

$$I_{cs (rms)} = I_{OUT} \times \sqrt{\frac{V_{OUT} + V_{D}}{V_{IN (min)}}}$$
$$= 2.5 \times \sqrt{\frac{3.3 + 0.5}{3.0}} = 2.8A$$

and the ripple voltage is

$$\Delta V_{Cs} = \frac{I_{OUT} \times D_{max}}{Cs \times f_{sw}} = \frac{2.5 \times 0.56}{10 \mu \times 330 k} = 0.42 V$$

A 10 µF ceramic cap is selected.

#### Step 6: Output capacitor selection

The RMS current of the output capacitor is:

$$I_{Cout(rms)} = I_{Cs(rms)} = 2.8A$$

Assuming the peak-to-peak ripple is 2% of the 3.3V output voltage, the ESR of the output capacitor is:

ESR 
$$\leq \frac{V_{ripple} \times 0.5}{I_{L1(peak)} + I_{L2(peak)}} = \frac{0.02 \times 3.3 \times 0.5}{3.8 + 3}$$
  
= 4.8 m $\Omega$ 

and the capacitance is:

$$Cout \ge \frac{I_{OUT} \times D_{max}}{V_{\text{ripple}} \times 0.5 \times f_{sw}} = \frac{2.5 \times 0.56}{0.02 \times 3.3 \times 0.5 \times 300k}$$
$$= 141 \text{ uF}$$

Two pieces of 100  $\mu$ F (6m $\Omega$  ESR) ceramic caps are used. For cost-sensitive applications, an electrolytic capacitor and a ceramic capacitor can be used together. Noise sensitive applications can include a second stage filter.

#### Step 7: Input capacitor selection

The RMS current of the input capacitor is:

$$I_{Cin(rms)} = \frac{\Delta I_{L}}{\sqrt{12}} = \frac{1.1}{\sqrt{12}} = 0.32A$$

#### Step 8: Feedback resistors, current sensing resistor calculation and frequency set resistor

R1 is the top resistor and R2 is the bottom resistor of the voltage divider. The feedback reference voltage is 1.26V.

If R1 = 20 k $\Omega$ , then:

R2 = 
$$\frac{V_{REF}}{V_{OUT} - V_{REF}} \times R1 = \frac{1.26}{3.3 - 1.26} \times 20k$$
  
= 12.4 kO

For the LM3478, the threshold voltage to trigger the current protection circuit is 120mV. Subtracting the compensation slope voltage drop from 120mV, we get approximately 75mV. Thus the sensing resistor value is:

Rsn = 
$$\frac{75 \text{ mV}}{I_{\Omega 1 \text{(peak)}}} = \frac{75 \text{m}}{6.8} = 11 \text{ m}\Omega$$

Rf is approximately 50 k $\Omega$  for 330 kHz operation.

#### Step 9: Compensation Design

In the control to output transfer function of a peak current mode controlled SEPIC converter, the load pole can be estimated as  $1/(2\pi RL^*Cout)$ ; The ESR zero of the output capacitor is  $1/(2\pi ESR^*Cout)$ , where RL is the load resistant, Cout is the output capacitor and ESR is the Equivalent Series Resistance of the output capacitor. There is also a right-half-plane zero ( $f_{RHPZ}$ ), given by:

$$f_{RHPZ} = \frac{(1 - D_{max})^2 \times V_{OUT}}{2\pi \times D_{max} \times L2 \times 0.5 \times I_{OUT}}$$
$$= \frac{(1 - 0.56)^2 \times 3.3}{2\pi \times 0.56 \times 4.7\mu \times 0.5 \times 2.5} = 31 \text{ kHz}$$

We can also see a "glitch" in the magnitude plot at the resonant frequency of the network formed by the SEPIC capacitor Cs and the inductor L2:

$$f_R = \frac{1}{2\pi x \sqrt{L2 x Cs}} = \frac{1}{2\pi x \sqrt{4.7\mu H \times 10\mu F}}$$
  
= 23 kHz

The crossover frequency is set at one sixth of the  $f_{\text{RHPZ}}$  or  $f_{\text{p}}$ , whichever is lower:

$$f_c = \frac{f_R}{6} = \frac{23k}{6} = 3.8 \text{ kHz}$$

Parts Cc1, Cc2 and Rc form a compensation network, which has one zero at  $1/(2\pi Rc^*Cc1)$ , one pole at the origin, and another pole at  $1/(2\pi Rc^*Cc2)$ .

Where,  $V_{REF}$  is the reference voltage of 1.26V,  $V_{OUT}$  is the output voltage,  $G_{cs}$  is the current sense gain (roughly 1/Rsn) 100A/V, and  $G_{ma}$  is the error amplifier transconductance (800  $\mu$ mho).

Rc is chosen to set the desired crossover frequency.

$$Rc = \frac{2\pi \times f_c \times C_{OUT} \times V_{OUT}^2 \times (1 + D_{max})}{G_{cs} \times G_{ma} \times V_{REF} \times V_{IN (min)} \times D_{max}}$$
$$= \frac{2\pi \times 3.8k \times 200\mu \times 3.3^2 \times (1 + 0.56)}{91 \times 800\mu \times 1.26 \times 3.0 \times 0.56}$$
$$= 523\Omega$$

Cc1 = 
$$\frac{4}{2\pi \times f_c \times Rc} = \frac{4}{2\pi \times 3.8k \times 523} = 330 \text{ nF}$$

The pole at 1/(2 $\pi$ Rc\*Cc2) is to cancel the ESR zero 1/ (2 $\pi$ ESR\*Cout),

$$Cc2 = \frac{C_{OUT} \times ESR}{Rc} = \frac{200\mu \times 3m}{523} = 1.2 \text{ nF}$$

www.national.com 6

www.national.com

# **AN-1484**

## **Notes**

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2007 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959

National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560